# Modelle des Entwurfs in grafischer Form

Julian Hatzky

August 11, 2019



Use a Neural Network implemented on a FPGA to detect a specific Audio Signal.

The schemata of a model of the architecture as a whole. Audio Data is fed into the system via a microphone. After that a Neural Network is used to filter the incoming data and forwards it to a compare unit that decides whether it is the the right signal or not and based on that decision turn on a LED.

#### The Idea

Change the FIR Filter with a denoising variational autoencoder ( deep neural network)

Controller

- - **→**Control

Co

mm

uni

tion

Parameter data

FIR filter

Artificial

Echo

Loudness

Control

#### SW-HW partioning NIOS II computer system User interface Computing Unit (CU) classical software task PIO (Processor-Memory): Controller • FIR filter, echo and loudness control: User computing intensive Interface handling tasks, simple PIO functions Controller => Hardware modules CU-I/O (e.g. serial IO) PIO

Legend: System bus

In other systems, this might be not as easy as here!

System Design 1

This is a top-level view of the architecture. The first idea was to use the architecture provided in the SW-HW lab and change the FIR filter with an Denoising Autoencoder. However some more changes had to be made.

#### Deep AutoEncoder (Unsupervised Learning)



#### Denoising Autoencoder (better generalization)



The AutoEncoder uses dimensionality reduction to create a latent representation of the input vector. This latent representation can be used to learn certain patterns out of the signals that represent the key components of the signal. The denoising AutoEncoder is extended in a way that noise is added to the input vector and so the AutoEncoder learns to ignore background noise and filter them out. With this architecture the denoising autoencoder can be used as a filter component.

## Exponential functions and LUTs

Example for an Sigmoidal

activation function.

| Illbray IEEE: substitute | Illbray IEEE: | use IEEE.std logic\_arth.ali: | signal TEMP.ali: | use IEEE.std logic\_arth.ali: | use IEEE.std

The above picture shows an approach on how to represent the exponential state of the AutoEncoder's Neurons in VHDL.

#### The architecture (RTL Viewer)



level architecture created in VHDL and demonstrated by a Netlist-Viewer graph. The copy-machine is the key part of the project.

## Copy Machine Control Unit (State Machine Viewer)





The above pictures showing up the state-machines that were used within the architecture. In the documentation of the signals a more detailed explanation of the states is given.